ADVANCED MATERIALS www.advmat.de

# Review—Extremely Thin Amorphous Indium Oxide Transistors

Adam Charnas, Zhuocheng Zhang, Zehao Lin, Dongqi Zheng, Jie Zhang, Mengwei Si, and Peide D. Ye\*

Amorphous oxide semiconductor transistors have been a mature technology in display panels for upward of a decade, and have recently been considered as promising back-end-of-line compatible channel materials for monolithic 3D applications. However, achieving high-mobility amorphous semiconductor materials with comparable performance to traditional crystalline semiconductors has been a long-standing problem. Recently it has been found that greatly reducing the thickness of indium oxide, enabled by an atomic layer deposition (ALD) process, can tune its material properties to achieve high mobility, high drive current, high on/off ratio, and enhancement-mode operation at the same time, beyond the capabilities of conventional oxide semiconductor materials. In this work, the history leading to the re-emergence of indium oxide, its fundamental material properties, growth techniques with a focus on ALD, state-of-the-art indium oxide device research, and the bias stability of the devices are reviewed.

# 1. Introduction

Indium oxide has historically proved troublesome to work within the context of electronic devices. The greatest difficulty is its uncontrollable degenerate carrier concentration—even in crystalline form with the most careful modern growth techniques

A. Charnas, Z. Zhang, Z. Lin, D. Zheng, J. Zhang, M. Si, P. D. Ye Elmore Family School of Electrical and Computer Engineering Purdue University West Lafayette, IN 47907, USA E-mail: yep@purdue.edu A. Charnas, Z. Zhang, Z. Lin, D. Zheng, J. Zhang, M. Si, P. D. Ye Birck Nanotechnology Center Purdue University West Lafayette, IN 47907, USA M. Si Department of Electronic Engineering Shanghai Jiao Tong University Shanghai 200240, China

The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/adma.202304044 © 2023 The Authors. Advanced Materials published by Wiley-VCH GmbH. This is an open access article under the terms of the Creative Commons Attribution-NonCommercial-NoDerivs License, which permits use and distribution in any medium, provided the original work is properly cited, the use is non-commercial and no modifications or adaptations are made.

#### DOI: 10.1002/adma.202304044

it is very difficult to achieve a carrier concentration of less than 1017 cm-3[1] Typical results are two to four orders of magnitude higher (particularly for disordered material), far too high to be modulated effectively by a traditional transistor's gate. After the development of the thin-film transistor (TFT) in the 1960's,<sup>[2]</sup> oxide semiconductor TFTs were quickly reported.[3-6] Functional devices with relatively high carrier mobilities were fabricated, however, in general, weak gate modulation was observed to the point where these materials were frequently classed as (transparent) conductors rather than semiconductors.[7] Ref. [3] in particular mentions using indium oxide as a channel material, but reports no transistor data. The reason is certainly degenerately high carrier concentration. The relatively weak performance of oxide semiconductor devices, particularly in

contrast with the immense success of silicon which was rapidly being commercialized at that time,<sup>[8]</sup> had a cooling effect on research efforts after the initial reports.

A second, subtler issue that will be important for the following discussion is the strong tendency of indium oxide to crystallize, shared in common with many of the binary metal oxides. Amorphous material is highly desirable for applications that are sensitive to grain boundary issues and require largearea or low-temperature growths which preclude using crystalline materials-displays and flexible electronics are common applications with such requirements. An important emerging application space (which will be the focus of the majority of this discussion) is back-end-of-line (BEOL)-compatible electronics. By the end of a conventional complementary metal-oxidesemiconductor (CMOS) fabrication process, the device layer is sensitive to thermal degradation at a much lower temperature than the initial wafer. A thermal budget for any further processing of in general no more than 400 °C is imposed. It is highly desirable to integrate additional functionality (i.e., logic, memory, or sensing) in the back end of line-anything that can save chip space is enormously valuable in an era when Moore's law is running up against fundamental physical limits-however, it is very challenging to integrate a high-performance material in a manufacturable and scalable way with such a tight thermal constraint.

Without resolving the degeneracy and crystallinity issues, binary indium oxide cannot be useful for BEOL devices despite



its many other promising qualities. It has been well-known since 2004 that amorphous oxide semiconductor (AOS) materials can offer moderate electron mobilities on the order of 10 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1[9]</sup> (and up to several times higher with subsequent optimization), however amorphous indium oxide offers electron mobility up to  $\approx 100 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  which should result in much better device performance. It has recently been found that greatly reducing the thickness of indium oxide (and the larger class of AOSs) down to the low-single-digit nanometer scale can resolve the issues and allow new AOS channel materials with superior mobility to emerge. This review will focus on the device-level progress toward truly high-performance low-thermal-budget AOS transistors with near-ideal subthreshold swing (SS), record on-current among even conventional semiconductors, negligible off-current, enhancement-mode operation, and more with promise for integration into CMOS processes as high-performance logic or memory with back-end-ofline compatibility.

The remainder of this introduction will briefly review the history leading to the re-emergence of indium oxide as a semiconductor channel material. Section 2 serves as a review of fundamental properties that enable high-performance amorphous oxide electronics. Section 3 gives a brief overview of available growth techniques with a focus on atomic layer deposition (ALD) which is especially suitable for the fabrication of highperformance BEOL-compatible indium oxide devices. Section 4 reviews the state-of-the-art in device research, while Section 5 is dedicated to the bias stability behavior of the devices. Section 6 contains closing remarks.

#### 1.1. History

The first answer to the issues of indium oxide outlined above (degeneracy and crystallinity) was driven by the display industry applications and was to incorporate additional metal cations in significant proportion into the binary metal oxide (most commonly zinc and gallium are used, but many others have been investigated<sup>[10,11]</sup>). The inclusion of these additional cations both helps to suppress the carrier concentration and promotes amorphous growth. The physical mechanism behind the carrier suppression is thought to be stronger binding of oxygen (whose vacancy is widely thought to act as a double donor) due to the high ionic potential of the dopant metal atoms,<sup>[12]</sup> and it has been observed that the incorporation of multiple cations with different radii and ionic potentials is effective at suppressing crystallinity.<sup>[13]</sup> While this solution is very effective at addressing the issues, the trade-off is that the carrier mobility is reduced (by up to an order of magnitude) from that of the parent binary indium oxide. Regardless, the discovery of this was a major breakthrough and spawned the modern field of AOS research. With material characterization first reported in 2001,<sup>[14]</sup> the watershed moment came in 2004 with the report of an amorphous indiumgallium-zinc-oxide (IGZO) channel transistor with an electron mobility around 10 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>.<sup>[9]</sup> A flurry of subsequent development followed with rapid commercialization in displays by 2012.<sup>[15]</sup> High-mobility amorphous semiconductor materials have been a long-standing problem for many applications. Prior to IGZO, the best performing and most mature amorphous semiconductor by far was amorphous hydrogenated silicon (a-Si:H) which can achieve electron mobilities up to  $\approx 1 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  at best. Organic semiconductors, widely seen at the time as a potential replacement for a-Si:H, offered similar performance (e.g., see ref. [16]) after a great deal of research effort. High carrier mobility is critical for electronic device applications as it is intimately related to the achievable on-state current, transconductance, and speed of operation. For the aforementioned display industry applications, a higher-mobility amorphous channel material was needed to support greater pixel densities and refresh rates.<sup>[17]</sup>

For CMOS BEOL and monolithic 3D (M3D) integration applications which are the main focus of the remainder of this review, high mobility is likewise crucial. The goal of a BEOL device process is to integrate additional logic or other functionality (e.g., memory, sensing, or power management) directly atop a fabricated chip. Since this integration requires a greatly reduced thermal budget to not damage the devices in the Si CMOS layer (generally <400 °C), it proves very difficult to obtain a suitable high-performance material, especially in a large-scale manufacturable way. The class of transition and post-transition metal oxide semiconductors, and especially indium oxide which has the highest mobility among them, become ideal candidates for these applications once their potential issues are addressed and resolved.

## 2. Properties of Indium Oxide

## 2.1. Structural

In its crystalline form, indium oxide almost exclusively adopts a body-centered cubic bixbyite structure ( $a \approx 1.0117$  nm, space group Ia<sup>3[18]</sup>) illustrated in **Figure 1**a. Its rather large 80-atom unit cell is an ordered arrangement of smaller polyhedral units of indium atoms coordinated with six oxygen atoms, highlighted in Figure 1b. When amorphous, the polyhedra are retained but with more corner sharing and less edge sharing.<sup>[19,20]</sup> The present understanding of amorphous indium oxide physical structure is reviewed in Ref.[21] Aside from the bixbyite form, there are sparse reports of a rhombohedral indium oxide structure with space group R3C,<sup>[22-24]</sup> but it has only been observed following the application of high pressures or by careful epitaxial growth, and is metastable. A third polytype with space group I2<sub>1</sub>3 has been predicted but not observed experimentally.<sup>[25,26]</sup>

Thinning indium oxide into the single- and sub-nanometer regime appears to encourage amorphous growth.<sup>[27,28]</sup> It is not trivial to assess the crystallinity of such a thin layer, and the best evidence at present is high-resolution transmission electron microscopy (HR-TEM) images of the cross sections of such ultrathin layers, shown in Figure 1c, or grazing-incidence wide-angle x-ray scattering (GIWAXS)<sup>[28]</sup> which have shown no signs of crystallinity. This is consistent with observations on other materials and in particular oxides, such as  $Al_2O_3$ ,<sup>[29]</sup> HfO<sub>2</sub>,<sup>[30]</sup> TiO<sub>2</sub>,<sup>[31]</sup> TiN<sup>[32,33]</sup> In the HfO<sub>2</sub> study referenced, the annealing temperature required to crystallize the layer increases rapidly with decreasing thickness. Likewise, in the TiO<sub>2</sub> study referenced no crystallinity could be detected in thinner layers at any annealing temperature.





**Figure 1.** The atomic structure of crystalline indium oxide. The red atoms represent oxygen and the purple atoms represent indium. a) Ball-and-stick model. b) Model highlighting  $InO_6$  polyhedra. The unit cell is indicated by the thin black lines. c) HRTEM image of a 1.2 nm thick ALD-grown indium oxide layer showing no evidence of crystallization. Adapted from ref. [111]. Crystal structure renderings were produced using VESTA<sup>[138]</sup> with data from the Crystallography Open Database.<sup>[139]</sup>

## 2.2. Electronic

The electronic band structure of indium oxide has features that are not seen in commonly studied semiconductors that are key to understanding its suitability for the applications discussed. These killer features are its 1) resistance to disorder and 2) degenerate charge neutrality level (CNL). Much of the following literature discussion refers to research on crystalline indium oxide samples. The electronic structure of amorphous indium oxide is relatively unstudied with only a handful of experimental results to draw from. However, the electronic structure of crystalline In<sub>2</sub>O<sub>3</sub> can be used as a good approximation of amorphous In<sub>2</sub>O<sub>3</sub> because it is well-known the electronic structure of AOSs is insensitive to local structural randomness because their conduction bands are made of spherically extended s orbitals of metal cations.<sup>[13]</sup> Therefore, as a result, many of the electronic properties of In<sub>2</sub>O<sub>3</sub> appear to be preserved in amorphous form.

The bandgap of bulk bixbyite indium oxide is  $\approx$ 2.7 eV and is direct.<sup>[34-37]</sup> There are many conflicting reports in the literature that suggest a bandgap about 1 eV larger than this based on optical measurements (i.e., Tauc's method), which has resulted in confusion about the true value due to the large discrepancy. The reason for the large inconsistency is twofold: 1) the direct optical transition from the valence band maximum to the conduction band minimum is parity forbidden<sup>[34]</sup> and 2) due to the uncontrolled degenerate carrier concentration there may be unaccounted for Burstein-Moss shift in many experiments, that is, the lower portions of the conduction band may be completely filled. In fact, this significant degree of conduction band filling is exploited in angle-resolved photoemission spectroscopy measurements to determine the true bandgap experimentally in bulk crystalline samples.<sup>[36,37]</sup> To date only one theoretical study has explored the changes to electronic structure brought about by extreme thinning. Si et al. find that in the nanometer thickness regime, quantum confinement widens the bandgap, which helps to suppress the degenerate carrier concentration.[27]

A variety of experimental<sup>[27,38]</sup> and theoretical<sup>[39–41]</sup> results demonstrate that the electronic properties of indium oxide are robust against disorder. For example, detailed molecular dynamics and density functional theory (DFT) calculations predict negligible changes to the character of the conduction band with increasing amorphization,<sup>[39]</sup> for example, a <5% change in electron effective mass. It should be noted that the theoretical works often predict a dramatic bandgap reduction with increasing amorphization. Experimental measurements on amorphous indium oxide still show evidence of a wide bandgap of consistent magnitude with the crystalline form.<sup>[42,43]</sup> As a result of this robustness, unlike typical materials there is minimal correlation between its transistor mobility and the process thermal budget, as shown in **Figure 2**. The method of growth and details of a



**Figure 2.** Survey of the reported transistor mobilities of indium oxide TFTs in literature as a function of the process thermal budget. The green bar indicates the range explored in the reviewed work. Literature values are from Refs. [57,58,60, 150, 161, 169–194]; see also Table S1, Supporting Information.

specific fabrication process remain determining factors. This robustness is a very unintuitive result; in silicon, for example, the electron mobility is reduced by around three orders of magnitude in amorphous form. Experimentally, the electron mobility in indium oxide (and in related metal oxides) is only moderately reduced in amorphous form (e.g., in the worst case by about 50% when compared to the highest quality single-crystal indium oxide with low doping<sup>[44]</sup>). Several angles have been proposed to understand this phenomenon. Early work by Bellingham et al. studied transport in amorphous indium oxide and ITO films, finding ionized impurity scattering to dominate the mobility rather than any structural disorder mechanism.<sup>[38]</sup> In fact, it was found that the mean free path due to structural scattering was roughly 10 nm, two orders of magnitude larger than the interatomic spacing. This result was interpreted by noting that the wavelength of the electrons at the Fermi surface was around 3 nm and as a result, the rapidly-varying atomic potentials due to the disorder may be effectively smoothed out or screened.<sup>[38]</sup> Perhaps the most intuitive argument, given by Nomura et al.<sup>[45,9]</sup> relates to the physical character of the conduction band in real space. In general, the widely studied semiconductors (i.e., Si, Ge, III-V's) have conduction (and valence) bands whose characters are primarily derived from p-orbitals with their highly directional dumbbell shape. When these p-orbitals are well-aligned as in a perfect crystal lattice, there are continuous straight paths for electrons to conduct along. When that order is perturbed, the efficient straight paths are no longer present resulting in greatly increased rates of scattering, to say nothing of carrier localization effects. In the transition metal oxides, the conduction band is primarily of spherically symmetric ns-orbital character with larger n (4 or 5) and hence large radius. The symmetry conveys a high degree of immunity to angular disorder, and the relatively large radii help to ensure consistent orbital overlaps between neighboring metal cations allowing for consistent efficient conduction paths even when the structural order is greatly perturbed. A more formalized argument along these lines is given by Robertson.<sup>[46,47]</sup> The effective Bohr radii a\* of the AOSs are large. The effective Bohr radius is given by,

$$a^* = \frac{a_0 \varepsilon_{\rm r}}{m_{\rm e}^*/m_{\rm e}} \tag{1}$$

where  $a_0$  is the Bohr radius of hydrogen,  $\varepsilon_r$  is the relative permittivity,  $m_e^*$  is the electron effective mass, and  $m_e$  the electron mass. Taking the most reliable known values for bixbyite indium oxide ( $\epsilon_r \approx 10.55^{[48]}$  and  $m_e^* = 0.18 m_e$  near the bottom of the conduction band<sup>[37,49]</sup>) gives an estimated  $a^*$  of 3.1 nm. It is likely that the permittivity of amorphous indium oxide differs somewhat, but it is unimportant for this example calculation. The result of this large value is that the mobility edge—the energy level in a disordered material above which states are conductive (de-localized) and below which states are localized and do not contribute to current flow—occurs at a relatively low density of states. This can be understood by the Mott criterion,

$$a^* \cdot \sqrt[3]{n_c} = 0.26 \tag{2}$$

where  $n_c$  is a critical carrier concentration above which the material becomes conductive and below which the material behaves

as an insulator. With the large effective Bohr radius of 3.1 nm, a critical concentration of  $5.9 \times 10^{17}$  cm<sup>-3</sup> is found with Equation (2). Above this very moderate carrier concentration, the energy is sufficient to de-localize. As a result, it is easier to turn AOS transistors on (i.e., no limitation is placed on the subthreshold swing by disorder) compared to traditional amorphous semiconductors like a-Si:H whose critical concentration is  $\approx 10^3$  times higher since far fewer immobile states must be filled before the onset of conductivity. By the same token, decreasing the carrier concentration below the critical value  $n_c$  by modulating the In<sub>2</sub>O<sub>3</sub> with a voltage will rapidly move the Fermi level below the mobility edge and into the localized states, resulting in the cessation of conductivity.

The CNL is thought to play an unusually important role in the electronic properties of indium oxide due to its uncommon location within the conduction band at  $\approx E_{\rm C}$  + 0.4 eV in bulk.<sup>[50]</sup> Also widely referred to as the branch point energy, the CNL is the demarcation point above which the dominant surface states are electrically neutral if empty and are called acceptor-like, and below which the dominant surface states are electrically neutral if filled and are referred to as donor-like. Since it is energetically preferred to maintain charge neutrality, the Fermi level therefore tends to align with the CNL at the surfaces and interfaces of a material, resulting in widely observed band-bending. This can occur by a defect generation process, and is thought to be a culprit of the Fermi level pinning issue that plagues many promising semiconductor materials-at the interface with the metal contacts, the Fermi level can become pinned near the middle of the bandgap due to unfortunate alignment of the CNL, resulting in a large Schottky barrier ( $\Phi_{\rm B}$ ) which ruins the Ohmic contact performance, irrespective of metal workfunction ( $\phi_{\rm M}$ ) alignment. In practice, whether this is an issue or not for a given material depends on both its CNL alignment and its dopability. Further details can be found in the works of Tersoff.<sup>[51]</sup> and Robertson<sup>[52]</sup> In general, the CNL location is determined by the balance of the valence to conduction band density of states. The large valence band density of states of indium oxide (Figure 3b) causes its CNL to be located deep inside the conduction band.<sup>[50,53]</sup> This results in degenerate surfaces and interfaces with very low contact resistance, and when interpreted through the amphoteric defect model can explain indium oxide's propensity for degenerate n-type doping in the bulk.<sup>[50,54]</sup> The high location of the CNL can also explain why the Fermi level can be raised into and held in the conduction band without resulting in compensating defect formation, an important issue for a-Si:H.

Controlled doping in indium oxide is generally accomplished by managing native defects rather than by the intentional incorporation of a substitutional element as in conventional semiconductors. By manipulating the conditions during growth, the doping levels can be controlled over a wide range (but with a high floor around  $10^{17}$  cm<sup>-3</sup>). Defects are discussed in more detail in the following subsection. While indium oxide has a strong propensity for degenerate n-type doping, p-type doping is not feasible for a variety of reasons. This is a general problem among oxide semiconductors with few exceptions—the valence bands tend to be flat (low mobility), derived from O 2p orbitals (and thus not resistant to disorder), lie very deep below the vacuum level (making it difficult to have shallow p-type dopants), and the materials www.advancedsciencenews.com

IENCE NEWS



**Figure 3.** Theoretical a) atom projected band structure and b) orbital projected density of states of bulk bixbyite indium oxide calculated by DFT. Inset shows the first Brillouin zone with high-symmetry points labeled. A single conduction band valley with low effective mass is predicted at the  $\Gamma$ -point, which is largely of In 5s character. Data from the Materials Project<sup>[140]</sup> and further processing with the Materials API.<sup>[141]</sup> The bandgap has been manually corrected by a scissor operation.

have limitations on their dopability (i.e., compensation) that preclude moving the Fermi level close to the valence band.

In summary, despite being amorphous, indium oxide can largely retain its high electron mobility due to s-orbital symmetry. A further advantage is that it is easy to rapidly modulate the conductivity of amorphous indium oxide because it has dramatically fewer disorder-induced gap states than traditional amorphous materials, and it is easy to strongly modulate the conductivity (i.e., to move the Fermi level deep into the conduction band or deeply above the mobility edge) because the defect compensation mechanism of a-Si:H is not present. It is a wide-bandgap semiconductor with a direct gap that grows larger in very thin layers due to quantum confinement. Its uncommon CNL location makes Ohmic contacting extremely easy and can contribute to the carrier degeneracy. Since having a very thin layer of indium oxide reduces its carrier degeneracy and encourages amorphization for which there are minimal penalties, it presents the possibility for high-performance amorphous oxide devices.

## 2.3. Defects

Indium oxide is a defect-rich material like most oxide semiconductors. As will be discussed in Section 3, it generally has a background carrier concentration of at least  $n = 10^{17}$  cm<sup>-3</sup> even with the most careful high-quality growth methods available. The dominant defect has been a source of debate, with oxygen vacancies ( $\nu_{\rm O}$ ), hydrogen interstitials ( $H_{\rm i}$ ), and substitutional hydrogen in the place of oxygen ( $H_{\rm O}$ ) being the most common contenders. Occasionally indium interstitials ( $In_{\rm i}$ ) are also suggested as the dominant donor.<sup>[55]</sup> As in the previous subsection, the current experimental evidence suggests that the discussion applies equally well to both amorphous and crystalline forms, although the terms such as interstitial lose their strict meaning without a crystal lattice.

Going back to the earliest growths of indium oxide, a strong correlation has been noted between oxygen partial pressure during growth and the carrier concentration of the resulting material, with oxygen-deficient growth environments yielding the highest carrier concentration.<sup>[56-60]</sup> Stoichiometric analyses likewise find a correlation between increased oxygen vacancies and increased conductivity.<sup>[57,58,60]</sup> As a result of this clear correlation, oxygen vacancies ( $\nu_{0}$ ) have long been considered the dominant defect in indium oxide (with similar results on the other oxide semiconductors). From a thermodynamic perspective, a fundamental reason for this is the relatively low dissociation energy of the In–O bond of 346  $\pm$  30 kJ mol<sup>-1</sup> (3.59  $\pm$  0.32 eV per molecule) in bulk.<sup>[61]</sup> The rather stable Si-O bond, for comparison, has a dissociation energy of 799.6  $\pm$  13.4 kJ mol<sup>-1</sup> (8.29  $\pm$ 0.14 eV per molecule).<sup>[61]</sup> There is widespread agreement that  $v_{\rm O}$  defects act as double donors, however from the theory side there are disagreements about the energetics of  $v_0$  formation depending on the selection of functional and estimation of the bandgap. Some studies find that  $v_0$  are shallow donors for Fermi

CIENCE NEWS www.advancedsciencenews.com

levels up to roughly the conduction band edge,<sup>[62,63]</sup> while others find that they are deep donors.<sup>[55,64]</sup> A small review is given in the most recent work in ref. [63]. Recent theoretical work suggests that the energy required to form an oxygen vacancy decreases significantly near the surface.<sup>[65]</sup> An emerging school of thought stemming from this result is that the n-type doping of all indium oxides (and other n-type oxides) may originate from surface-adjacent oxygen vacancies,<sup>[66,67]</sup> which squares well with the prior CNL discussion.

Secondary to oxygen vacancies, hydrogen interstitials  $(H_i)$  or substitutional hydrogen in the place of oxygen  $(H_0)$  are also somewhat frequent candidates for the dominant donors. Theoretical calculations predict both  $H_i$  and  $H_0$  to be single donors, and the formation of these defects is sometimes predicted to be energetically favorable over  $v_0$  for Fermi levels high in the bandgap.<sup>[68,69]</sup> Experimentally, hydrogen-rich bulk indium oxide has been found to have carrier concentrations proportional to hydrogen levels,<sup>[70–72]</sup> and fairly compelling muon spin resonance spectroscopy (µSR) measurements (using muons as proxies for hydrogen) have shown a strong preference for single electron donation with a fairly shallow ionization energy between 47 and 94 meV.<sup>[69]</sup>

A third option occasionally found in literature attributes the n-type doping to indium interstitials (In<sub>i</sub>). Ref. [55] for example, predicts that oxygen vacancies lie too deep in the bandgap to act as efficient donors, but instead assist in the indium interstitial electron donation process.

## 2.4. Optical

Owing to its wide bandgap, indium oxide is largely transparent to optical wavelengths of light like many other oxide semiconductors. In typical thin films and in bulk, the optical transmittance is generally around 70-80% with an index of refraction around 2.0 (e.g., ref. [73]). Very thin layers can have near-unity optical transmittance while retaining their high conductivity, making them useful for transparent interconnects in optoelectronic devices.<sup>[60]</sup> Indium tin oxide (ITO) is also widely used commercially for similar purposes.

## 2.5. Mechanical and Thermal

Indium oxide has suitable mechanical and thermal properties that do not constrain its application in electronic devices. It is very thermally stable, with a melting point around 1912 °C in crystalline bulk form.<sup>[74]</sup> Its thermal conductivity is moderateup to 20 W·m<sup>-1</sup>·K<sup>-1</sup> in high-quality single crystals,<sup>[75]</sup> and lower but still manageable in less-ordered forms. Device thermal performance can be improved by integrating high thermal conductivity materials.<sup>[76]</sup> Its thermal expansion has been fit as  $\Delta a/a_{\rm RT} =$  $(7.20 \pm 0.06) \times 10^{-6} \cdot T + (1.15 \pm 0.08) \times 10^{-9} \cdot T^2$  based on powder X-ray diffraction measurements where a is the lattice constant and  $a_{\rm RT}$  is the room temperature value.<sup>[77]</sup>

# 3. Growth of Indium Oxide

For the reasons and applications described, a growth method with extreme repeatable thickness control is required. It should

produce high-quality material, and be scalable and economically viable. The various methods used to grow indium oxide are briefly reviewed here before switching focus to ALD, which is especially well-suited for the current needs.

For obtaining bulk material, a high-quality melt-based growth technique termed the levitation-assisted self-seeding crystal growth method (LASSCGM) was reported in 2014,<sup>[78]</sup> and is the first major advancement in bulk indium oxide growth since the 1960's. Thus far, it has been able to yield single-crystal indium oxide wafers up to 3 cm in diameter which are of sufficiently high quality to be used as molecular beam epitaxy (MBE) substrates for the growth of other materials.<sup>[79]</sup> Aside from LASS-CGM, the existing bulk growth methods are hydrothermal,<sup>[80]</sup> vapor oxidation,<sup>[81]</sup> flux,<sup>[82]</sup> and chemical vapor transport (CVT).<sup>[83]</sup> Among these, the flux and CVT methods are both relatively easy to implement and produce moderately sized ( $\approx$ 3 mm-1 cm scale) single crystals of high quality and thus are still frequently employed.

Indium oxide thin-film growth methods are much more diverse. Although epitaxial growth has been attempted by a variety of methods (including MBE<sup>[84]</sup> and plasma-assisted MBE,<sup>[35,44,85]</sup> pulsed-laser deposition (PLD),<sup>[86,87]</sup> pulsed electron-beam deposition (PED),<sup>[88]</sup> and metalorganic chemical vapor deposition (MOCVD)<sup>[89-92]</sup>) and on a variety of substrates, high-quality single crystal layers have proved difficult to obtain. At the other extreme, it is also difficult to obtain amorphous films. As discussed in Section 1, binary indium oxide has a strong tendency to form small crystal domains which can range from  $\approx 10$  nm diameter to micrometer scale depending on the growth technique. Nominally amorphous thin films have been obtained by ion beam sputtering (IBS),<sup>[38,42]</sup> PLD,<sup>[20]</sup> and MOCVD<sup>[93]</sup> among others.

The desire for high-quality indium oxide without grain boundaries, with a low (<400 °C) thermal budget, and the discovery that very thin layers promote amorphization and help to control the carrier concentration leave very few candidates for suitable techniques. In this regime of interest, ALD meets the criteria excellently. ALD is a subset of chemical vapor deposition (CVD) in which the growth is self-limiting. With moderate substrate heating (typically <300 °C) under vacuum, precursors are flowed into the ALD chamber, one at a time, where they react with the substrate surface to form a highly uniform atomically-thin coating, generally via a ligand exchange process. This process continues sequentially, precursor by precursor, until the target thickness of material is achieved. ALD offers excellent uniformity and conformality on 3D structures over arbitrarily large substrate areas with a relatively low thermal budget. A very wide range of materials can be grown by ALD, including metals, semiconductors, and dielectrics, with a wide range of precursor chemistries available for common materials. The reported growth rates and ALD windows for the indium oxide ALD chemistries in literature are summarized in Figure 4. Of these, several have been applied successfully in the fabrication of electronic devices. The trimethylindium (TMIn) + H<sub>2</sub>O chemistry is used in many of the referenced works since TMIn is readily available as a commercial MOCVD precursor. A diethylmethylindium (Et<sub>2</sub>MeIn) chemistry has recently been studied for similar ultra-thin high-performance devices,<sup>[94]</sup> and more recently a very low-temperature (down to 35 °C) ALD chemistry has been developed using a dimethyl[N-(tert-butyl)-2-methoxy**ADVANCED** SCIENCE NEWS \_

www.advancedsciencenews.com



**Figure 4.** Reported successful ALD growth processes for indium oxide from the literature. Colors are added for visual clarity and do not have further significance. Literature values are from Refs. [56,58,60,94,95, 146–168, 222–225]; see also Table S2, Supporting Information.

2-methylpropan-1-amine]indium (DMION) precursor<sup>[95]</sup> which may enable an even wider range of substrate compatibility.

# 4. High-Performance Ultra-Thin Metal Oxide Transistors

As alluded to in the previous sections, recent work on the metal oxides has highlighted a very interesting trend: extremely thin channel layers of the amorphous metal oxide semiconductors, in general, are able to achieve excellent device performance. The almost-atomically-thin channel body offers exceptional electrostatic control at scaled channel lengths (equivalent to 2D materials) while, the resilient electronic structure of this class of materials preserves their high mobilities in amorphous form. In oxides that tend to crystallize, the extreme thinness can promote amorphization to reduce grain boundary issues, and in oxides that tend to degenerate like indium oxide and ITO the extreme thinness can reduce the carrier concentration to a manageable level that can be controlled effectively by electrostatic gating. In addition to pure indium oxide, work in this area has been reported in IGZO,<sup>[96,97]</sup> ITO,<sup>[100,98,99]</sup> indium tungsten oxide (IWO),<sup>[101,102]</sup> zinc oxide,<sup>[103]</sup> titanium oxide,<sup>[104]</sup> indium aluminum zinc oxide (IAZO),<sup>[105]</sup> with record-level performance frequently being reported after thickness scale-down. For indium oxide, functional devices have been fabricated with layers as thin as 0.5 nm,<sup>[106]</sup> but the best performance is generally found at between 1.2 and 3.5 nm thick in the established process. The thickness can be very precisely controlled in a scalable, repeatable manner due to the high-quality ALD growth (Section 3).

When the thickness of traditional semiconductor materials is scaled aggressively, for example, below 5 nm, typically their performance in electronic devices is severely degraded. For silicon in this thickness regime, the mobility ( $\mu$ ) rapidly decreases as the sixth power of thickness, that is,  $\mu \propto t^{6[107]}$  due to increased rates of scattering from surface effects. It can be speculated that there may be two reasons why indium oxide and related oxides

are immune to this. For one, the t<sup>6</sup> dependence is derived mainly from surface roughness<sup>[108]</sup> and the ALD indium oxide studied is atomically smooth. More fundamentally, it has been established that the conduction band in these materials is very robust against disorder. The conduction band electrons lie in In 5s-derived extended states and as a result, may be less sensitive to surface variations. Due to its special CNL alignment, electrons are accumulated at the oxide surface, in contrast to conventional semiconductors.

# 4.1. Fabrication

Fabrication process flows have been described in detail in the cited device literature. For the ultra-thin indium oxide devices, a typical process is outlined in Figure 5a. A photograph of a completed 4-inch wafer of devices and a cutaway illustration of a typical device structure are shown in Figure 5b,c. A few points warrant particular attention. The thermal budget of this typical process is just 225 °C, well below the limits for BEOL processing and even low enough for processing on certain plastic substrates. Using alternative ALD chemistries, there is potential to further reduce this as needed (Figure 4). Both the gate dielectric and channel materials are grown by mature ALD processes, resulting in simple fabrication and low densities of interface traps. ALD  $Al_2O_3$  and  $HfO_2$  have been studied for the dielectric, with  $HfO_2$ preferred due to its higher dielectric constant. Sub-nanometer equivalent oxide thickness (EOT) has been reported in devices with ALD HfO<sub>2</sub> dielectrics,<sup>[106]</sup> allowing for excellent electrostatic control of the channel. Due to the preferential CNL alignment, the source and drain Ohmic contact fabrication is very simple; no complicated optimization of metal stacks, annealing routines, or implantations are required unlike for many other semiconductors. Typically, evaporated nickel is used and yields very low contact resistance ( $R_{\rm C}$ , as low as 0.03  $\Omega$ •mm) and specific contact resistivity ( $\rho_c$ , as low as  $3 \times 10^{-9} \Omega \cdot \text{cm}^2$ ) on its own, however to date no detailed contact optimization study has been reported. Finally, the indium oxide is also easily wet etched by concentrated HCl with excellent selectivity against HfO<sub>2</sub>, or can by dry etched by BCl<sub>3</sub>/Ar plasma in ICP-RIE. The developed fabrication processes are robust and generally have  $\approx 100\%$  device yield at wafer scale with small device-to-device variation, and depending on the process can be completed with as few as three lithography steps for rapid prototyping.

# 4.2. DC Electrical Performance (As Fabricated)

Representative transfer and output curves are shown in Figure 5d,e. The device shown has remarkable DC performance, achieving an on-current ( $I_{on}$ ) greater than 2 A mm<sup>-1</sup> with a large  $I_{on}/I_{off}$  ratio on the order of 10<sup>6</sup>, limited only by gate leakage. Statistical characterization is shown in Figure 5f–j, which shows the thickness dependence of key DC parameters as the channel length is aggressively scaled. One issue worth mentioning is the threshold voltage ( $V_{T}$ ): in order to have enhancement-mode operation ( $V_{T} > 0$  V) which is highly desirable for logic devices, the channel thickness must be reduced which significantly reduces  $I_{on}$  at a given channel length. Further details are available in ref.



www.advancedsciencenews.com



**Figure 5.** Fabrication and DC electrical characterization of typical indium oxide devices. a) Outline of a typical fabrication process. b) A 4-inch wafer of fabricated devices. c) Illustration of a typical indium oxide TFT device structure. d) Transfer and e) output curves of a representative scaled indium oxide device with no post-treatment. A large on-current above  $2 \text{ A mm}^{-1}$  is achieved. Statistical characterization across a variety of channel lengths and thicknesses of f) threshold voltage, g) maximum drain current, h) transconductance, i) subthreshold swing, and j) field-effect mobility. A wide range of high-performance devices are possible even without post-treatment.

[109]. A solution to this is to apply a post-fabrication treatment, discussed in the following section.

## 4.4. Ultra-High Current

#### 4.3. Post-Fabrication Treatment

Several post-fabrication treatments have been investigated to address the enhancement-mode performance trade-off. Broadly speaking, oxygen annealing<sup>[110]</sup> and oxygen plasma exposures<sup>[111]</sup> are effective at shifting  $V_{\rm T}$  positively and have the added benefit of reducing SS. It is understood that oxygen treatments are effective to reduce the oxygen vacancies and oxygen-related defects in  $In_2O_3$  to achieve a positive  $V_T$  shift and a significant reduction on SS. Encapsulation schemes generally make  $V_{T}$  more negative, or at best result in minimal shift. This is a potential problem for top-gate In<sub>2</sub>O<sub>3</sub> transistors especially during high-k deposition by ALD at high temperatures. This is because metal precursors for high-k take oxygen away from In2O3 film, leaving oxygen vacancies and causing the increase of carrier density. Such problems can partly be alleviated by oxygen treatments after device fabrication.<sup>[76]</sup> An example of the case of oxygen plasma treatment is shown in Figure 6.

Indium oxide has a remarkable upper limit to its current carrying capacity. Recently, deeply scaled ALD In<sub>2</sub>O<sub>3</sub> transistors have been reported with record-high drain currents exceeding 10 A mm<sup>-1</sup>,<sup>[112,113]</sup> an order of magnitude above typical highperformance semiconductor channel benchmarks and 2-3 times higher than previous records. A record high transconductance among all planar transistors of 4 S mm<sup>-1</sup> is also achieved, as shown in Figure 7e. These results are obtained at moderate gate and drain biases in BEOL-compatible devices, although pulsed I-V measurements are used to mitigate self-heating effects. A HAADF-STEM image of the smallest studied device with 7 nm channel length is shown in Figure 7a. Sample measured transfer characteristics in semi-log and linear scales are shown in Figure 7b,c, respectively, with corresponding output characteristics in Figure 7d. These extraordinary results are enabled in part by extreme channel length scaling down to 7 nm, equivalent oxide thickness (EOT) scaling down to 0.77 nm, and very low contact resistance as a result of indium oxide's metal-like CNL alignment. Scaling the channel width can offer even further improvements.[113-115] However, device engineering alone does



**Figure 6.** Effects of oxygen plasma post-fabrication treatment. a) Transfer and b) output curves of a scaled device demonstrating enhancement-mode operation with very high drain current over 2 A mm<sup>-1</sup>. c) On-current plotted against threshold voltage demonstrating good scaling behavior with enhancement-mode operation at high on-currents. d) Subthreshold swing plotted against on-current demonstrating excellent channel electrostatic control down to short channel lengths with high on-current. Error bars represent one standard deviation from the average of at least 5 devices.



MATERIALS



**Figure 7.** Performance of extremely scaled indium oxide transistors. a) HAADF-STEM cross section with EDX mapping of a device with 7 nm channel length. Transfer curves of a 7 nm device in b) log and c) linear scales. d) Corresponding output curves. High-current measurements are collected with pulsed *I–V* measurements to mitigate self-heating effects. Inset of (b) shows *C–V* characterization of the gate stack revealing 0.77 nm EOT. e) Transconductance. f) Gated Hall effect measurement demonstrating high mobility at high carrier concentrations. g) Complementary split *C–V* measurement. h) Carrier injection velocity estimated from Hall effect concentration and transfer curves. i) Calculated band structures of bulk and ultra-thin indium oxide. j) Calculated density of states as a function of energy above the conduction band edge. Indium oxide has much lower available DOS, pushing carriers to occupy higher energy states. k) Calculated ballistic current versus electron concentration. At high concentrations, indium oxide can carry significantly more current than Si. I) Calculated average injection velocity as a function of the electron concentration for indium oxide and Si. As a result of its lower DOS, indium oxide is predicted to have significantly higher injection velocities at high carrier concentrations.

not explain the results: simultaneously high carrier density and velocity are key.

Hall effect measurements at room temperature find a high carrier density of  $6-7 \times 10^{13}$  cm<sup>-2</sup> in the on state as shown in Figure 7f. Similar numbers are found by split *C*–*V* measurements, as shown in Figure 7g. Under the assumption of ballistic transport, that is, that the current is simply the product of carrier density and velocity, an estimation of the average injection velocity can be obtained as shown in Figure 7h. A velocity over  $10^7$  cm<sup>-1</sup> s which increases at higher carrier concentrations is found. It is this simultaneous high carrier density and velocity, demonstrated for the first time in a nanometer-thick semiconductor transistor, which enables extremely high drain currents. The maximum drain current reaches 20 A mm<sup>-1[113]</sup> with a gate-all-around nanoribbon structure.

The experimental results are well supported by DFT calculations of the density of states (DOS), carrier density, and average injection velocity as a function of the 2D carrier density  $(n_{2D})$  as shown in Figure 7j–l, respectively. The simultaneous existence of high  $n_{2D}$  and high carrier velocity in  $In_2O_3$  is at-

tributed to its single nearly-isotropic conduction band with low effective mass located at the zone center, comprised of mostly In s-orbital character, as shown in Figure 7i. Its low DOS near the conduction band edge means that for a given carrier density the Fermi level ( $E_{\rm F}$ ) can be pushed deep inside the conduction band of  $\rm In_2O_3$  where electrons occupy high energy states. This leads to average velocity enhancement and high band velocity.

Benchmarking of key metrics for logic devices with the highest-performing (prioritized by on-current) 2D materials and traditional semiconductors to date is shown in **Figure 8**. Note that Figure 8a is supply voltage agnostic, and simply shows the maximum reported device current—while it would be preferable to give  $I_{on}$  at a standardized supply and gate overdrive voltage, the cited works often do not provide enough information to do so. For comparison purposes, the recently announced Intel 4 Fin-FET silicon CMOS process achieves an  $I_{on}$  of around 2.27 A mm<sup>-1</sup> at a supply voltage of 0.7 V in nMOS devices.<sup>[116]</sup> The closest comparable published enhancement-mode indium oxide devices can achieve  $I_{on}$  around 0.6 A mm<sup>-1</sup> under the same biasing





**Figure 8.** Benchmarking of high-performance semiconductor field-effect transistors for logic. a) Maximum achievable drain current. b) Threshold voltage. c) Transconductance. d) Subthreshold swing. e) Contact resistance. Colored shapes represent emerging high-performance low-thermal-budget materials where the color corresponds to the thermal budget and the shape corresponds to the material. Black dots represent traditional semiconductor materials. Not an exhaustive list. Values are estimated from available data when not explicitly provided. Shaded areas represent the most desirable regions of device operation for logic transistors. Data sources: indium oxide,<sup>[106,110–113]</sup> ITO,<sup>[100,142,99]</sup> IGZO,<sup>[143–146,97]</sup> IWO,<sup>[102,135]</sup> ZnO,<sup>[147]</sup> MoS<sub>2</sub>,<sup>[148–156]</sup> WS<sub>2</sub>,<sup>[157–160]</sup> Te,<sup>[161]</sup> WSe<sub>2</sub>,<sup>[162]</sup> black phosphorus,<sup>[163–165]</sup> GaN,<sup>[166]</sup> InGaAs,<sup>[167]</sup> InAs,<sup>[168]</sup> Si.<sup>[116]</sup>

conditions<sup>[110]</sup> with disadvantages in process maturity, geometry (planar versus fin), and device scaling (40 nm channel length versus the 4 nm-equivalent node).

#### 4.5. Others

Some initial studies into thermal management integration have been undertaken.<sup>[117,118,76]</sup> Despite the very low resistance of the devices, the tremendous on-current can be high enough to cause self-heating damage. It has been demonstrated that this can be largely mitigated by integrating phonon-matched thermally conductive materials into the device stack, allowing for even larger currents. The off-current has been estimated by careful temperature-dependent measurements as  $\approx 6 \times 10^{-20}$  A  $\mu$ m<sup>-1</sup> owing to indium oxide's wide bandgap, demonstrating promise for a BEOL memory selector or other ultra-low leakage application.<sup>[43]</sup> Despite the promising DC performance, if the devices cannot operate at reasonable speeds, they will not be useful. An initial RF performance study was conducted, realizing the highest reported  $f_{\rm T}$  among all AOS transistors of 22.5 GHz and high  $f_{\rm max}$  above 7 GHz.<sup>[119,120]</sup> RF performance can be further improved to  $f_{\rm T}$  of 36 GHz by optimizing the device structure.<sup>[121]</sup> There is significant further room for improvement with deeper scaling below 150 nm channel lengths and by geometry refinements to minimize parasitics, however, even these relatively un-optimized devices demonstrated the ability to comfortably operate at CMOScompatible speeds.

## 5. Bias Temperature Instability Behavior

Bias temperature instability (BTI) phenomena are shifts in the operating characteristics of a device that accumulate over time when subjected to applied voltage, elevated temperatures, or both. The larger the applied electric field and the higher the temperature, the more rapid the degradation. A variety of mechanisms can be responsible for BTI, but in general, charge trapping or de-trapping at interface and dielectric defects, or generation of new trap states (e.g., by the breaking of bonds) are the relevant phenomena. The physics of BTI is still not fully settled, even in the thoroughly studied case of Si.<sup>[122,123]</sup>

In a transistor, BTI is mainly observed as a change in the threshold voltage in response to gate biasing (although it may also simultaneously manifest in, for example, mobility degradation or increased subthreshold swing). Such changes are highly undesirable and great efforts have been undertaken to minimize BTI shifts in commercial devices to ensure stable operation over long timescales. Since it is a trap-related phenomenon concentrated around the channel and dielectric interface, engineering efforts have mainly gone toward optimized materials growth, gate stacks, and post-fabrication treatments such as annealing. Among oxide semiconductors another avenue for reducing the BTI shifts has been either adjusting the ratios of cations<sup>[124,125]</sup> or incorporating new cations into the material. This comes with the usual tradeoffs in mobility.<sup>[126]</sup> Since oxide semiconductor transistors are usually fabricated in a TFT geometry, the top surface of the channel material tends to be exposed to the environment. Encapsulating the channel with an appropriate passivation layer has been found to be an effective strategy.<sup>[127]</sup>

For positive gate bias stresses, generally the threshold voltage  $(V_T)$  shifts positively and vice versa for negative gate bias stresses. This is straightforward to understand since  $V_T$  is inversely related to the amount of charge present in the dielectric and at the interface traps; when a positive bias is applied to the gate the semiconductor bands bend downward resulting in electron trapping (negative charge accumulation), and when a negative bias is applied de-trapping occurs. The dielectric and interface traps have

www.advancedsciencenews.com

IENCE NEWS



**Figure 9.** Time evolution of  $\Delta V_T$  of a) D-mode In<sub>2</sub>O<sub>3</sub> FETs under PBS stress of 2 V, b) E-mode In<sub>2</sub>O<sub>3</sub> FETs under NBS stress of –2 V, and c) E-mode In<sub>2</sub>O<sub>3</sub> FETs under PBS stress of 2 V at different temperatures. d) Time evolution of  $\Delta V_T$  of InZnO FETs with different In/Zn ratios. e) Models of  $V_T$  shifts under BTI test for oxide semiconductor transistors and possible origins of two different types of traps. The PBS measurements here are conducted by DC-IV method.

a wide distribution of trapping time constants, which results in the logarithmic time dependence of BTI that is observed.

Indium oxide transistors exhibit complex BTI behavior, but typically with a small magnitude. In general, the threshold voltage shift does not have a simple one-component fit suggesting competition between multiple mechanisms rather than one dominant trapping type. In some cases, positive bias temperature instability (PBTI) measurements show an anomalous negative  $V_{\rm T}$ shift,<sup>[128-130]</sup> as shown in Figure 9a-c, especially at high temperatures. Finally, the dominant behavior appears to differ significantly depending on the device structure and whether the transistor operates in enhancement or depletion mode. Several techniques have been explored for reducing BTI drift. The remainder of this section will summarize the results to date, comparing with traditional silicon as well as other oxide semiconductors. It will be shown that with the correct design, it is possible to have a very stable high-performance indium oxide device comparable with mature silicon.

#### 5.1. Experimental Results

Since indium oxide and related materials are exclusively n-type, positive bias stress is generally more important for the operation of the devices. In logic circuit operation, the gate of the ntype transistor swings between the positive supply voltage ( $V_{DD}$ ) and ground. As the most widely studied oxide semiconductor, the PBTI behavior of IGZO devices is most understood. It is common to fabricate amorphous oxide FETs in a buried-gate TFT geometry, in which most of the channel region is exposed to the ambient environment. Strong PBTI shifts have been widely attributed to chemical interactions of oxygen or water with this exposed surface, which can be addressed by encapsulating the channel with an appropriate passivation layer.<sup>[127]</sup>

Chen et al. investigated PBTI in enhancement-mode indium oxide devices and applied a three-component model to explain the complex behavior.<sup>[79,105,107,109,129,137]</sup>

$$\Delta V_{\rm T} (t) = A_{\rm it} t^n + B_{\rm tr} \log\left(\frac{t}{\tau_{\rm tr}}\right) - C_{\rm dt} \left(1 - e^{-\left(\frac{t}{\tau_{\rm dt}}\right)^{\beta}}\right)$$
(3)

in which the terms represent interface trap generation, electron trapping, and donor trap formation, respectively. The model in Equation (3) fits the measured data well for the enhancement-mode devices studied, however, it curiously does not fit nearly identical depletion-mode devices which are studied in ref. [131]. This may be because the dominant bias instability mechanism can depend strongly on the location of the Fermi level in the semi-conductor channel.

Ref. [131] also examines encapsulation by a thin layer of ALDgrown HfO<sub>2</sub> to protect the channel from the surrounding environment. This is found to be somewhat successful at reducing the long-term positive bias  $V_T$  shift magnitude, but with significant room for further improvement. The initial encapsulation scheme slightly degrades the device SS and adds a static  $V_T$  shift (perhaps by oxygen scavenging from the indium oxide layer). A

## **ADVANCED** SCIENCE NEWS \_

| ununu od | vancod | ccioncoi  | ANNE COM |
|----------|--------|-----------|----------|
| www.au   | vanceu | SCIEIICEI | iews.com |
|          |        |           |          |

| Table | 1.  | Device | studies  | for | reducing | BTI | shifts. |
|-------|-----|--------|----------|-----|----------|-----|---------|
|       | ••• | 00000  | 510.0.05 |     |          |     | 5       |

| Approach         |                        | NBI behavior           | PBI behavior                      | Ref.  |
|------------------|------------------------|------------------------|-----------------------------------|-------|
| Encapsulation    | ALD HfO <sub>2</sub>   | Slightly worse         | Moderate long-term<br>improvement | [131] |
|                  | PECVD SiO <sub>2</sub> | Moderate improvement   | No improvement                    | [94]  |
| Plasma treatment | $CF_4/N_2O$            | Very large improvement | Large improvement                 | [132] |
| Annealing        | O <sub>2</sub>         | Large improvement      | Large improvement                 | [130] |
| Device geometry  | Dual-gate (IWO)        | Large improvement      | _                                 | [135] |
|                  | Gate-all-around        | _                      | _                                 | [115] |
| Cation doping    | IGO                    | Moderate improvement   | Very large improvement            | [133] |
|                  | IZO                    | _                      | Very large improvement            | [134] |
|                  | IAZO                   | Some shift present     | Stable                            | [105] |
|                  | IGZO                   | _                      | Large improvement                 | [136] |

PECVD SiO<sub>2</sub> passivation layer was investigated in comparable indium oxide devices, finding a moderate NBTI improvement but no improvements to the PBTI behavior,<sup>[94]</sup> Investigation of other encapsulation materials and different deposition schemes may offer a powerful tool to improve the device stability.

In addition to the electrical performance enhancements discussed in Section 4, treatment by plasma or annealing offers an additional potential route to improve the BTI performance of these devices but remains largely unstudied. In one study on the ALD-grown ultra-thin devices, exposure to a weak CF<sub>4</sub>/N<sub>2</sub>O plasma reduced the room-temperature bias stress  $V_{\rm T}$  shift under 2000 s of bias stress at a +2 V gate bias to -30 mV (compared to -540 mV for an identical device from the same process without plasma treatment).<sup>[132]</sup> The CF<sub>4</sub>/N<sub>2</sub>O plasma study noted sizeable improvement to the room-temperature NBI  $V_{\rm T}$  behavior when subject to 2000 s of -4 V gate bias, finding a moderate shift of +150 mV when treated compared to +560 mV when untreated.<sup>[132]</sup> Plasma and annealing are promising because they have been repeatedly demonstrated to enhance device DC performance (Section 4), and are inexpensive, rapid, and do not add significant processing complexity. Since these treatments are understood to passivate defects, it is obvious why they should also be beneficial for bias instability performance.

As previously discussed, the incorporation of additional cations to grow ternary oxides has also been found to be beneficial for BTI behavior, with the trend continuing in the ultra-thin ALD oxides. The downside discussed in Section 1 applies—namely the mobility is reduced. Indium gallium oxide (IGO) TFTs fabricated in a similar process without further treatment show excellent room-temperature PBI resilience with just a -45 mV shift over 2000 s of stress at a logic-relevant +1 V gate bias.<sup>[133]</sup> Indium zinc oxide (IZO) TFTs with a 1:1 In:Zn stoichiometric ratio have been shown to offer exceptionally good PBI resistance, with essentially zero  $V_T$  shift measured after 1500 s of +3 V gate stress, repeatable across many devices,<sup>[134]</sup> as shown in Figure 9d.

To explain the above BTI degradation, we propose a model based on the alignment of the CNL in  $In_2O_3$  or doped- $In_2O_3$  materials and to explain the experiments by using donor-like and acceptor-like trap generation. It is believed that the generation of different types of traps in addition to electron (de)trapping could be the underlying mechanism. Under PBTI stress, a negative  $V_T$  shift occurs due to the generation of donor-like traps, es-

pecially at high temperatures and D-mode. The donor-like traps may originate from the ionized oxygen vacancy and/or hydrogen state while the acceptor-like traps may be due to the peroxide state with excessive oxygen. By balancing different mechanisms, high bias stability could be achieved.

**Table 1** summarizes the literature results for the various approaches to solving BTI issues. Direct numerical comparison between different treatments is not provided as it is difficult to accurately assess. Small differences in BTI measurement technique, such as the delay between stress and measure segments or the type of measurement (full transfer curve, pulsed-mode, etc.) can significantly impact the absolute  $V_T$  shift, in addition to subtle process differences which may affect the initial distribution of interface and dielectric traps, but are not easily reported. In lieu of this, a short assessment is provided about the reported effectiveness of each proposed treatment.

It is ultimately a question of process optimization to meet the requirements of a given application. Ultra-thin indium oxide devices without further treatments have already been demonstrated with very low BTI shifts, on a level comparable to mature silicon with logic-relevant  $\pm 1$  V gate biases applied.<sup>[131]</sup> The cited work achieved a total  $V_{\rm T}$  shift of just –27.5 mV over 3000 s of +1 V gate bias stress.

# 6. Summary

In summary, the history leading to the re-emergence of indium oxide, its fundamental material properties, growth techniques with a focus on ALD, the state-of-the-art in device research, and the bias stability of the devices were reviewed. Indium oxide devices have been demonstrated with superior performance to other AOSs and BEOL-compatible semiconductor candidates, largely made possible by the thickness engineering enabled by ALD. The material properties, electron transport in devices, and degradation mechanisms can be understood and unified by incorporating a CNL alignment model with conventional semiconductor material and device physics. The ALD approach to indium oxide and doped indium oxides has demonstrated its potential to yield high-performance semiconductor devices fabricated under BEOL conditions.

Despite the promising performance, a few potential downsides must be acknowledged and considered. Most critically, there is no

ADVANCED SCIENCE NEWS www.advancedsciencenews.com

possibility of p-type indium oxide devices and as such no possibility for native CMOS logic or bipolar devices. Since the killer feature of indium oxide is its ability to be integrated into the back end of line, this may be acceptable. A suitable BEOL p-type material with good transport properties may also be developed in the future, allowing for more expanded applications. Indium is scarce on Earth and expensive, however, the high-performance devices demonstrated need only nanometers of material at a time, which relaxes the real cost of manufacturing. Finally, indium compounds are known to be toxic to humans but this is manageable with appropriate engineering controls.

In addition to BEOL devices, ALD indium oxide and doped indium oxides can be potential alternative solutions for channel materials for TFTs in display technology. Conventional oxide TFTs manufactured by sputtering suffer from device-to-device variation and reliability issues, and therefore complex internal/external compensation must be used. ALD oxide semiconductors have excellent uniformity by nature due to the layer-bylayer chemical process, so we believe they are very promising alternative new materials for the display industry. On the other hand, considering the superior performance, ALD oxide semiconductor transistors are also promising BEOL-compatible channel materials for monolithic 3D applications. Considering the low off-state leakage current due to the wide bandgap, a monolithic 3D DRAM by ALD oxide semiconductors may become one of the killer applications. Meanwhile, ALD oxide semiconductors provide new opportunities on devices with 3D structures, such as 3D NAND and vertical transistors, fully taking advantage of the conformality of the ALD process. Indium oxide with ultra-high charge density also positions itself as a perfect channel material for ferroelectric field-effect transistors as an emerging memory device for in-memory computing applications. Significant improvement in retention and endurance can be realized due to excellent charge match between the oxide semiconductor channel and the ferroelectric film.

# **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

# Acknowledgements

This work was supported by AFOSR, the SRC/DARPA JUMP ASCENT Center, and the SRC nCore IMPACT Center. The authors acknowledge the close collaborations with Jesse Maassen, Mark Lundstrom, Ashraf Alam, Valid Askarpour, Ali Shakouri, Sami Alajlouni, Pai-Ying Liao, Dana Weinstein, Haiyan Wang, Kyeongjae Cho, and others.

# **Conflict of Interest**

The authors declare no conflict of interest.

# Keywords

amorphous, atomic layer deposition, back-end-of-line,  $\mathrm{In_2O_3},$  oxide semiconductors

www.advmat.de

Received: April 30, 2023 Revised: September 30, 2023 Published online:

- [1] N. Preissler, O. Bierwagen, A. T. Ramu, J. S. Speck, *Phys. Rev. B* 2013, 88, 085305.
- [2] P. Weimer, Proc. IRE 1962, 50, 1462.
- [3] H. A. Klasens, H. Koelmans, Solid-State Electron. 1964, 7, 701.
- [4] A. Aoki, H. Sasakura, Jpn. J. Appl. Phys. 1970, 9, 582.
- [5] G. F. Boesen, J. E. Jacobs, Proc. IEEE 1968, 56, 2094.
- [6] V. V. Mokrousov, V. A. Khanin, Russ. Phys. J. 1971, 14, 534.
- [7] K. L. Chopra, S. Major, D. K. Pandya, Thin Solid Films 1983, 102, 1.
- [8] W. E. Howard, in *Thin-Film Transistors*, Marcel Dekker, New York **2003**.
- [9] K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, H. Hosono, *Nature* 2004, 432, 488.
- [10] H. Kumomi, S. Yaginuma, H. Omura, A. Goyal, A. Sato, M. Watanabe, M. Shimada, N. Kaji, K. Takahashi, M. Ofuji, T. Watanabe, N. Itagaki, H. Shimizu, K. Abe, Y. Tateishi, H. Yabuta, T. Iwasaki, R. Hayashi, T. Aiba, M. Sano, J. Disp. Technol. 2009, 5, 531.
- [11] E. Guilmeau, D. Bérardan, C. Simon, A. Maignan, B. Raveau, D. O. Ovono, F. Delorme, J. Appl. Phys. 2009, 106, 053715.
- [12] H. Hosono, J. Non-Cryst. Solids 2006, 352, 851.
- [13] T. Kamiya, H. Hosono, NPG Asia Mater. 2010, 2, 15.
- [14] M. Orita, H. Ohta, M. Hirano, S. Narushima, H. Hosono, *Philos. Mag. B* 2001, *81*, 501.
- [15] Sharp Corporation, Sharp Begins Production of World's First LCD Panels Incorporating IGZO Oxide Semiconductors, https://global. sharp/corporate/news/120413.html (accessed: October 2022).
- [16] F. Garnier, in *Thin-Film Transistors*, Marcel Dekker, New York 2003.
- [17] T. Kamiya, K. Nomura, H. Hosono, Sci. Technol. Adv. Mater. 2010, 11, 044305.
- [18] M. Marezio, Acta Crystallogr. 1966, 20, 723.
- [19] F. Utsuno, H. Inoue, I. Yasui, Y. Shimane, S. Tomai, S. Matsuzaki, K. Inoue, I. Hirosawa, M. Sato, T. Honma, *Thin Solid Films* **2006**, *496*, 95.
- [20] D. B. Buchholz, Q. Ma, D. Alducin, A. Ponce, M. Jose-Yacaman, R. Khanal, J. E. Medvedeva, R. P. H. Chang, *Chem. Mater.* 2014, 26, 5401.
- [21] J. E. Medvedeva, B. Bhattarai, D. B. Buchholz, in Amorphous Oxide Semiconductors: IGZO and Related Materials for Display and Memory, Wiley, Hoboken, NJ 2022, pp. 31–72.
- [22] R. D. Shannon, Solid State Commun. 1966, 4, 629.
- [23] C. Y. Wang, V. Cimalla, H. Romanus, T. Kups, G. Ecke, T. Stauden, M. Ali, V. Lebedev, J. Pezoldt, O. Ambacher, *Appl. Phys. Lett.* 2006, *89*, 011904.
- [24] C. Y. Wang, Y. Dai, J. Pezoldt, B. Lu, T. Kups, V. Cimalla, O. Ambacher, Cryst. Growth Des. 2008, 8, 1257.
- [25] S. Z. Karazhanov, P. Ravindran, P. Vajeeston, A. Ulyashin, T. G. Finstad, H. Fjellvåg, *Phys. Rev. B* 2007, *76*, 075129.
- [26] F. Fuchs, F. Bechstedt, Phys. Rev. B 2008, 77, 155107.
- [27] M. Si, Y. Hu, Z. Lin, X. Sun, A. Charnas, D. Zheng, X. Lyu, H. Wang, K. Cho, P. D. Ye, *Nano Lett.* **2021**, *21*, 500.
- [28] K. O. Brinkmann, T. Becker, F. Zimmermann, C. Kreusel, T. Gahlmann, M. Theisen, T. Haeger, S. Olthof, C. Tückmantel, M. Günster, T. Maschwitz, F. Göbelsmann, C. Koch, D. Hertel, P. Caprioglio, F. Peña-Camargo, L. Perdigón-Toro, A. Al-Ashouri, L. Merten, A. Hinderhofer, L. Gomell, S. Zhang, F. Schreiber, S. Albrecht, K. Meerholz, D. Neher, M. Stolterfoht, T. Riedl, *Nature* 2022, 604, 280.
- [29] P. C. Snijders, L. P. H. Jeurgens, W. G. Sloof, Surf. Sci. 2005, 589, 98.

## **ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com

- [30] E. P. Gusev, C. Cabral, M. Copel, C. D'emic, M. Gribelyuk, *Microelectron. Eng.* 2003, 69, 145.
- [31] H.-W. Pan, S.-J. Wang, L.-C. Kuo, S. Chao, M. Principe, I. M. Pinto, R. Desalvo, *Opt. Express* **2014**, *22*, 29847.
- [32] T. Q. Li, S. Noda, H. Komiyama, T. Yamamoto, Y. Ikuhara, J. Vac. Sci. Technol., A 2003, 21, 1717.
- [33] S. Mahieu, D. Depla, J. Phys. D: Appl. Phys. 2009, 42, 053002.
- [34] A. Walsh, J. L. F. Da Silva, S.-H. Wei, C. Körber, A. Klein, L. F. J. Piper, A. Demasi, K. E. Smith, G. Panaccione, P. Torelli, D. J. Payne, A. Bourlange, R. G. Egdell, *Phys. Rev. Lett.* **2008**, *100*, 167402.
- [35] A. Bourlange, D. J. Payne, R. G. Egdell, J. S. Foord, P. P. Edwards, M. O. Jones, A. Schertel, P. J. Dobson, J. L. Hutchison, *Appl. Phys. Lett.* 2008, *92*, 092117.
- [36] C. Janowitz, V. Scherer, M. Mohamed, A. Krapf, H. Dwelk, R. Manzke, Z. Galazka, R. Uecker, K. Irmscher, R. Fornari, M. Michling, D. Schmeißer, J. R. Weber, J. B. Varley, C. G. V. Walle, *New J. Phys.* 2011, *13*, 085014.
- [37] V. Scherer, C. Janowitz, A. Krapf, H. Dwelk, D. Braun, R. Manzke, *Appl. Phys. Lett.* 2012, 100, 212108.
- [38] J. R. Bellingham, W. A. Phillips, C. J. Adkins, *Thin Solid Films* 1991, 195, 23.
- [39] J. Rosen, O. Warschkow, Phys. Rev. B 2009, 80, 115215.
- [40] A. Aliano, A. Catellani, G. Cicero, Appl. Phys. Lett. 2011, 99, 211913.
- [41] J. E. Medvedeva, I. A. Zhuravlev, C. Burris, D. B. Buchholz, M. Grayson, R. P. H. Chang, Appl. Phys. 2020, 127, 175701.
- [42] J. R. Bellingham, W. A. Phillips, C. J. Adkins, J. Phys.: Condens. Matter 1990, 2, 6207.
- [43] A. Charnas, Z. Lin, Z. Zhang, P. D. Ye, Appl. Phys. Lett. 2021, 119, 263503.
- [44] O. Bierwagen, J. S. Speck, Appl. Phys. Lett. 2010, 97, 072103.
- [45] K. Nomura, T. Kamiya, H. Ohta, T. Uruga, M. Hirano, H. Hosono, *Phys. Rev. B* 2007, 75, 035212.
- [46] J. Robertson, Phys. Status Solidi B 2008, 245, 1026.
- [47] J. Robertson, J. Non-Cryst. Solids 2012, 358, 2437.
- [48] M. Stokey, R. Korlacki, S. Knight, A. Ruder, M. Hilfiker, Z. Galazka, K. Irmscher, Y. Zhang, H. Zhao, V. Darakchieva, M. Schubert, J. Appl. Phys. 2021, 129, 225102.
- [49] M. Feneberg, J. Nixdorf, C. Lidig, R. Goldhahn, Z. Galazka, O. Bierwagen, J. S. Speck, *Phys. Rev. B* 2016, *94*, 239905.
- [50] P. D. C. King, T. D. Veal, D. J. Payne, A. Bourlange, R. G. Egdell, C. F. McConville, *Rev. Lett.* **2008**, *101*, 116808.
- [51] J. Tersoff, Phys. Rev. Lett. 1984, 52, 465.
- [52] J. Robertson, J. Vac. Sci. Technol., A 2013, 31, 050821.
- [53] J. Robertson, J. Vac. Sci. Technol., B: Microelectron. Nanometer Struct.-Process., Meas., Phenom. 2000, 18, 1785.
- [54] W. Walukiewicz, J. Vac. Sci. Technol., B: Microelectron. Process. Phenom. 1987, 5, 1062.
- [55] T. Tomita, K. Yamashita, Y. Hayafuji, Phys. Lett. 2005, 87, 051911.
- [56] W. J. Maeng, D.-W. Choi, K.-B. Chung, W. Koh, G.-Y. Kim, S.-Y. Choi, J.-S. Park, ACS Appl. Mater. Interfaces 2014, 6, 17481.
- [57] J. Sheng, J. Park, D.-W. Choi, J. Lim, J.-S. Park, ACS Appl. Mater. Interfaces 2016, 8, 31136.
- [58] J. Lee, J. Moon, J.-E. Pi, S.-D. Ahn, H. Oh, S.-Y. Kang, K.-H. Kwon, *Appl. Phys. Lett.* **2018**, 113, 112102.
- [59] J. Szczyrbowski, A. Dietrich, H. Hoffmann, Phys. Status Solidi A 1982, 69, 217.
- [60] H.-I. Yeom, J. B. Ko, G. Mun, S.-H. K. Park, J. Mater. Chem. C 2016, 4, 6873.
- [61] Y.-R. Luo, J.-P. Cheng, in CRC Handbook of Chemistry and Physics (Ed: W. M. Haynes), 97th ed., CRC Press, Boca Raton, FL 2016, pp. 1567– 1571.
- [62] P. Ágoston, K. Albe, R. M. Nieminen, M. J. Puska, Phys. Rev. Lett. 2009, 103, 245501.

- [63] I. Chatratin, F. P. Sabino, P. Reunchan, S. Limpijumnong, J. B. Varley, V. G. V. Walle, A. Janotti, Phys. Rev. Mater. 2019, 3, 074604.
- [64] J. Liu, T. Liu, F. Liu, H. Li, RSC Adv. 2014, 4, 36983.
- [65] A. Walsh, Appl. Phys. Lett. 2011, 98, 261910.
- [66] S. Lany, A. Zakutayev, T. O. Mason, J. F. Wager, K. R. Poeppelmeier, J. D. Perkins, J. J. Berry, D. S. Ginley, A. Zunger, *Phys. Rev. Lett.* 2012, 108, 016802.
- [67] K. H. L. Zhang, R. G. Egdell, F. Offi, S. Iacobucci, L. Petaccia, S. Gorovikov, P. D. C. King, *Rev. Lett.* **2013**, *110*, 056803.
- [68] S. Limpijumnong, P. Reunchan, A. Janotti, C. G. Van De Walle, *Phys. Rev. B* 2009, *80*, 193202.
- [69] P. D. C. King, R. L. Lichti, Y. G. Celebi, J. M. Gil, R. C. Vilão, H. V. Alberto, J. Piroto Duarte, D. J. Payne, R. G. Egdell, I. Mckenzie, C. F. Mcconville, S. F. J. Cox, T. D. Veal, *Phys. Rev. B* 2009, *80*, 081201.
- [70] T. Koida, H. Fujiwara, M. Kondo, Jpn. J. Appl. Phys. 2007, 46, L685.
- [71] B. Macco, H. C. M. Knoops, W. M. M. Kessels, ACS Appl. Mater. Interfaces 2015, 7, 16723.
- [72] W. Yin, K. Smithe, P. Weiser, M. Stavola, W. B. Fowler, L. Boatner, S. J. Pearton, D. C. Hays, S. G. Koch, *Phys. Rev. B* 2015, *91*, 075208.
- [73] J. Szczyrbowski, A. Dietrich, H. Hoffmann, Phys. Status Solidi A 1982, 69, 217.
- [74] , in CRC Handbook of Chemistry and Physics, 97th ed. (Ed: W. M. Haynes), CRC Press, Boca Raton, FL 2016, Ch. 4.
- [75] L. Xu, B. Fauqué, Z. Zhu, Z. Galazka, K. Irmscher, K. Behnia, *Phys. Rev. Mater.* 2021, 5, 014603.
- [76] P.-Y. Liao, M. Si, Z. Zhang, Z. Lin, P. D. Ye, IEEE Trans. Electron Devices 2022, 69, 147.
- [77] K. D. Kundra, S. Z. Ali, J. Appl. Crystallogr. 1970, 3, 543.
- [78] Z. Galazka, R. Uecker, R. Fornari, J. Cryst. Growth 2014, 388, 61.
- [79] S. Sadofev, Y. Cho, O. Brandt, M. Ramsteiner, R. Calarco, H. Riechert, S. C. Erwin, Z. Galazka, M. Korytov, M. Albrecht, R. Uecker, R. Fornari, *Appl. Phys. Lett.* **2012**, *101*, 172102.
- [80] R. Roy, M. W. Shafer, J. Phys. Chem. 1954, 58, 372.
- [81] R. L. Weiher, J. Appl. Phys. 1962, 33, 2834.
- [82] J. P. Remeika, E. G. Spencer, J. Appl. Phys. 1964, 35, 2803.
- [83] R. Nitsche, J. Phys. Chem. Solids 1967, 1, 215.
- [84] N. Taga, M. Maekawa, Y. Shigesato, I. Yasui, M. Kakei, T. E. Haynes, Jpn. J. Appl. Phys. **1992**, 37, 6524.
- [85] Z. X. Mei, Y. Wang, X. L. Du, Z. Q. Zeng, M. J. Ying, H. Zheng, J. F. Jia, Q. K. Xue, Z. Zhang, J. Cryst. Growth 2006, 289, 686.
- [86] E. J. Tarsa, J. H. English, J. S. Speck, Appl. Phys. Lett. 1993, 62, 2332.
- [87] T. Koida, M. Kondo, J. Appl. Phys. 2006, 99, 123703.
- [88] W. Seiler, M. Nistor, C. Hebert, J. Perrière, Sol. Energy Mater. Sol. Cells 2013, 116, 34.
- [89] C. Y. Wang, V. Cimalla, H. Romanus, T. Kups, M. Niebelschütz, O. Ambacher, Thin Solid Films 2007, 515, 6611.
- [90] C. Y. Wang, V. Lebedev, V. Cimalla, T. Kups, K. Tonisch, O. Ambacher, Phys. Lett. 2007, 90, 221902.
- [91] L. Kong, J. Ma, F. Yang, Z. Zhu, C. Luan, H. Xiao, Surf. Sci. 2010, 257, 518.
- [92] L. Kong, J. Ma, C. Luan, Z. Zhu, Q. Yu, Surf. Sci. 2011, 605, 977.
- [93] V. F. Korzo, V. N. Chernyaev, Phys. Status Solidi A 1973, 20, 695.
- [94] D.-Q. Xiao, B.-B. Luo, C.-M. Huang, W. Xiong, X. Wu, S.-J. Ding, IEEE Trans. Electron Devices 2022, 69, 3716.
- [95] S.-H. Choi, T. Hong, S.-H. Ryu, J.-S. Park, Ceram. Int. 2022, 48, 27807.
- [96] T.-H. Chiang, B.-S. Yeh, J. F. Wager, IEEE Trans. Electron Devices 2015, 62, 3692.
- [97] S. Samanta, K. Han, C. Sun, C. Wang, A. V.-Y. Thean, X. Gong, in IEEE Symp. on VLSI Technology, IEEE, Piscataway, NJ 2020, pp. 1–2.
- [98] M. Si, J. Andler, X. Lyu, C. Niu, S. Datta, R. Agrawal, P. D. Ye, ACS Nano 2020, 47, 11542.

## ADVANCED MATERIALS www.advmat.de

## **ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com

- [99] S. Li, M. Tian, C. Gu, R. Wang, M. Wang, X. Xiong, X. Li, R. Huang, Y. Wu, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ 2019, pp. 3.5.1–3.5.4.
- [100] S. Li, M. Tian, Q. Gao, M. Wang, T. Li, Q. Hu, X. Li, Y. Wu, Nat. Mater. 2019, 18, 1091.
- [101] P.-Y. Kuo, C.-M. Chang, I.-H. Liu, P.-T. Liu, Sci. Rep. 2019, 9, 7579.
- W. Chakraborty, B. Grisafe, H. Ye, I. Lightcap, K. Ni, S. Datta, in *IEEE Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2020**, pp. 1–2.
- [103] U. Chand, C. Chun-Kuei, M. Lal, S. Hooda, H. Veluri, Z. Fang, S.-H. Tsai, A. V.-Y. Thean, in *IEEE Electron Devices Technology & Manufacturing Conf.* IEEE, Piscataway, NJ **2022**, pp. 256–258.
- [104] N. Tiwale, A. Subramanian, Z. Dai, S. Sikder, J. T. Sadowski, C.-Y. Nam, Commun. Mater. 2020, 1, 94.
- [105] H. Fujiwara, Y. Sato, N. Saito, T. Ueda, K. Ikeda, in *IEEE Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2020**, pp. 1–2.
- [106] M. Si, Z. Lin, Z. Chen, X. Sun, H. Wang, P. D. Ye, *Nat. Electron.* 2022, 5, 164.
- [107] M. Chhowalla, D. Jena, H. Zhang, Nat. Rev. Mater. 2016, 1, 16052.
- [108] D. Jena, Proc. IEEE 2013, 101, 1585.
- [109] M. Si, Z. Lin, A. Charnas, P. D. Ye, IEEE Electron Device Lett. 2021, 42, 184.
- [110] M. Si, A. Charnas, Z. Lin, P. D. Ye, *IEEE Trans. Electron Devices* 2021, 68, 1075.
- [111] A. Charnas, M. Si, Z. Lin, P. D. Ye, Appl. Phys. Lett. 2021, 118, 052107.
- [112] Z. Lin, M. Si, V. Askarpour, C. Niu, A. Charnas, Z. Shang, Y. Zhang, Y. Hu, Z. Zhang, P.-Y. Liao, K. Cho, H. Wang, M. Lundstrom, J. Maassen, P. D. Ye, ACS Nano 2022, 16, 21536.
- [113] Z. Zhang, Z. Lin, P.-Y. Liao, V. Askarpour, H. Dou, Z. Shang, A. Charnas, M. Si, S. Alajlouni, A. Shakouri, H. Wang, M. Lundstrom, J. Maassen, P. D. Ye, *IEEE Electron Device Lett.* **2022**, *43*, 1905.
- [114] Z. Zhang, Z. Lin, P.-Y. Liao, V. Askarpour, H. Dou, Z. Shang, A. Charnas, M. Si, S. Alajlouni, J. Noh, A. Shakouri, H. Wang, M. Lundstrom, J. Maassen, P. D. Ye, in *Device Research Conference*, Columbus, OH, **2022**.
- [115] Z. Zhang, Z. Lin, A. Charnas, H. Dou, Z. Shang, J. Zhang, M. Si, H. Wang, M. A. Alam, P. D. Ye, in *IEEE International Electron Devices Meeting*, San Francisco, CA, **2022**.
- [116] B. Sell, S. An, J. Armstrong, D. Bahr, B. Bains, R. Bambery, K. Bang, D. Basu, S. Bendapudi, D. Bergstrom, R. Bhandavat, S. Bhowmick, M. Buehler, D. Caselli, S. Cekli, VRSK. Chaganti, Y. J. Chang, K. Chikkadi, T. Chu, T. Crimmins, G. Darby, C. Ege, P. Elfick, T. Elko-Hansen, S. Fang, C. Gaddam, M. Ghoneim, H. Gomez, S. Govindaraju, et al., in *IEEE Symp. on VLSI Technology and Circuits*, IEEE, Piscataway, NJ **2022**, pp. 282–283.
- [117] P.-Y. Liao, S. Alajlouni, M. Si, Z. Zhang, Z. Lin, J. Noh, C. Wilk, A. Shakouri, P. D. Ye, in *IEEE Symp. on VLSI Technology and Circuits*, IEEE, Piscataway, NJ **2022**, pp. 322–323.
- [118] P.-Y. Liao, S. Alajlouni, Z. Zhang, Z. Lin, M. Si, J. Noh, T. I. Feygelson, M. J. Tadjer, A. Shakouri, P. D. Ye, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2022**, pp. 12.4.1–12.4.4.
- [119] A. Charnas, J. Anderson, J. Zhang, D. Zheng, D. Weinstein, P. D. Ye, in *Device Research Conf.*, IEEE, Piscataway, NJ 2022, pp. 1–2.
- [120] A. Charnas, J. Anderson, J. Zhang, D. Zheng, D. Weinstein, P. D. Ye, IEEE Trans. Electron Devices 2022, 70, 532.
- [121] D. Zheng, A. Charnas, J.-Y. Lin, J. Anderson, D. Weinstein, P. D. Ye, in *IEEE Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2023**, pp. 1–2.
- [122] J. H. Stathis, S. Mahapatra, T. Grasser, Microelectron. Reliab. 2018, 81, 244.
- [123] D. P. Ioannou, Microelectron. Reliab. 2014, 54, 1489.
- [124] M. K. Ryu, S. Yang, S.-H. K. Park, C.-S. Hwang, J. K. Jeong, *Appl. Phys. Lett.* 2009, 95, 173508.
- [125] H. Li, M. Qu, Q. Zhang, IEEE Electron Device Lett. 2013, 34, 1268.

- [126] Y.-S. Shiah, K. Sim, Y. Shi, K. Abe, S. Ueda, M. Sasase, J. Kim, H. Hosono, *Nat. Electron.* **2021**, *4*, 800.
- [127] J. K. Jeong, H. Won Yang, J. H. Jeong, Y.-G. Mo, H. D. Kim, Appl. Phys. Lett. 2008, 93, 123508.
- [128] A. Chasin, J. Franco, K. Triantopoulos, H. Dekkers, N. Rassoul, A. Belmonte, Q. Smets, S. Subhechha, D. Claes, M. J. Van Setten, J. Mitard, R. Delhougne, V. Afanas'Ev, B. Kaczer, G. S. Kar, M. J. V. Setten, J. Mitard, R. Delhougne, V. Afanas, B. Kaczer, G. S. Kar, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2021**, pp. 31.1.1–31.1.4.
- [129] Y.-P. Chen, M. Si, B. K. Mahajan, Z. Lin, P. D. Ye, M. A. Alam, *IEEE Electron Device Lett.* 2022, 43, 232.
- [130] Z. Zhang, Z. Lin, C. Niu, M. Si, M. A. Alam, P. Ye, in *IEEE Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2023**, pp. 1–2.
- [131] A. Charnas, M. Si, Z. Lin, P. D. Ye, IEEE Trans. Electron Devices 2022, 69, 5549.
- [132] J. Zhang, A. Charnas, Z. Lin, D. Zheng, Z. Zhang, P.-Y. Liao, D. Zemlyanov, P. D. Ye, *Appl. Phys. Lett.* **2022**, *121*, 172101.
- [133] J. Zhang, D. Zheng, Z. Zhang, A. Charnas, Z. Lin, P. D. Ye, IEEE Electron Device Lett. (unpublished)
- [134] D. Zheng, A. Charnas, J. Anderson, H. Dou, Z. Hu, Z. Zhang, J. Zhang, P.-Y. Liao, M. Si, H. Wang, D. Weinstein, P. D. Ye, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2022**, pp. 4.3.1– 4.3.4.
- [135] W. Chakraborty, H. Ye, B. Grisafe, I. Lightcap, S. Datta, IEEE Trans. Electron Devices 2020, 67, 5336.
- [136] J. Zhang, Z. Zhang, Z. Lin, K. Xu, H. Dou, B. Yang, X. Zhang, H. Wang, P. D. Ye, in *IEEE Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2023**, pp. 1–2.
- [137] S. Fratini, M. Nikolka, A. Salleo, G. Schweicher, H. Sirringhaus, Nat. Mater. 2020, 19, 491.
- [138] K. Momma, F. Izumi, J. Appl. Crystallogr. 2011, 44, 1272.
- [139] S. Grazulis, A. Daskevic, A. Merkys, D. Chateigner, L. Lutterotti, M. Quirós, N. R. Serebryanaya, P. Moeck, R. T. Downs, A. Le Bail, *Nucleic Acids Res.* 2012, 40, D420.
- [140] A. Jain, S. P. Ong, G. Hautier, W. Chen, W. D. Richards, S. Dacek, S. Cholia, D. Gunter, D. Skinner, G. Ceder, K. A. Persson, *APL Mater.* 2013, 1, 011002.
- [141] S. P. Ong, S. Cholia, A. Jain, M. Brafman, D. Gunter, G. Ceder, K. A. Persson, *Comp. Mater. Sci.* 2015, *97*, 209.
- [142] S. Li, C. Gu, X. Li, R. Huang, Y. Wu, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ 2020, pp. 40.5.1–40.5.4.
- [143] K. Han, Q. Kong, Y. Kang, C. Sun, C. Wang, J. Zhang, H. Xu, S. Samanta, J. Zhou, H. Wang, A. V.-Y. Thean, X. Gong, in *IEEE Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2021**, pp. 1–2.
- [144] D. Matsubayashi, Y. Asami, Y. Okazaki, M. Kurata, S. Sasagawa, S. Okamoto, Y. Iikubo, T. Sato, Y. Yakubo, R. Honda, M. Tsubuku, M. Fujita, T. Takeuchi, Y. Yamamoto, S. Yamazaki, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2015**, pp. 6.5.1–6.5.4.
- [145] C. Wang, A. Kumar, K. Han, C. Sun, H. Xu, J. Zhang, Y. Kang, Q. Kong, Z. Zheng, Y. Wang, X. Gong, in *IEEE Symp. on VLSI Technology and Circuits*, IEEE, Piscataway, NJ **2022**, pp. 294–295.
- [146] K. Chen, J. Niu, G. Yang, M. Liu, W. Lu, F. Liao, K. Huang, X.-L. Duan, C. Lu, J. Wang, L. Wang, M. Li, D. Geng, C. Zhao, G. Wang, N. Lu, L. Li, M. Liu, in *IEEE Symp. on VLSI Technology and Circuits*, IEEE, Piscataway, NJ **2022**, pp. 298–299.
- [147] U. Chand, M. M. S. Aly, M. Lal, C. Chun-Kuei, S. Hooda, S.-H. Tsai, Z. Fang, H. Veluri, A. V.-Y. Thean, in *IEEE Symp. on VLSI Technology* and Circuits, IEEE, Piscataway, NJ **2022**, pp. 326–327.
- [148] P.-C. Shen, C. Su, Y. Lin, A.-S. Chou, C.-C. Cheng, J.-H. Park, M.-H. Chiu, A.-Y. Lu, H.-L. Tang, M. M. Tavakoli, G. Pitner, X. Ji, Z. Cai, N. Mao, J. Wang, V. Tung, J. Li, J. Bokor, A. Zettl, C.-I. Wu, T. Palacios, L.-J. Li, J. Kong, *Nature* **2021**, *593*, 211.

ADVANCED MATERIALS

## **ADVANCED** SCIENCE NEWS



www.advmat.de

- www.advancedsciencenews.com
- [149] Y. Liu, J. Guo, Y. Wu, E. Zhu, N. O. Weiss, Q. He, H. Wu, H.-C. Cheng, Y. Xu, I. Shakir, Y. Huang, X. Duan, *Nano Lett.* **2016**, *16*, 6337.
- [150] L. Yang, R. T. P. Lee, S. S. P. Rao, W. Tsai, P. D. Ye, in *Device Research Conf.* IEEE, Piscataway, NJ 2015, pp. 237–238.
- [151] L. Yang, K. Majumdar, Y. Du, H. Liu, H. Wu, M. Hatzistergos, P. Y. Hung, R. Tieckelmann, W. Tsai, C. Hobbs, P. D. Ye, in *Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2014**, pp. 1–2.
- [152] C. J. Mcclellan, E. Yalon, K. K. H. Smithe, S. V. Suryavanshi, E. Pop, ACS Nano 2021, 15, 1587.
- [153] A.-S. Chou, P.-C. Shen, C.-C. Cheng, L.-S. Lu, W.-C. Chueh, M.-Y. Li, G. Pitner, W.-H. Chang, C.-I. Wu, J. Kong, L.-J. Li, H. S. P. Wong, in *Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2020**, pp. 1–2.
- [154] D. Krasnozhon, S. Dutta, C. Nyffeler, Y. Leblebici, A. Kis, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ 2015, pp. 27.4.1–27.4.4.
- [155] T. Li, W. Guo, L. Ma, W. Li, Z. Yu, Z. Han, S. Gao, L. Liu, D. Fan, Z. Wang, Y. Yang, W. Lin, Z. Luo, X. Chen, N. Dai, X. Tu, D. Pan, Y. Yao, P. Wang, Y. Nie, J. Wang, Y. Shi, X. Wang, *Nat. Nanotechnol.* **2021**, *16*, 1201.
- [156] J. Kang, W. Liu, K. Banerjee, Appl. Phys. Lett. 2014, 104, 093106.
- [157] D. Lin, X. Wu, D. Cott, B. Groven, P. Morin, D. Verreck, S. Sutar, I. Asselberghs, I. Radu, in *Symp. on VLSI Technology*, IEEE, Piscataway, NJ **2021**, pp. 1–2.
- [158] C.-S. Pang, P. Wu, J. Appenzeller, Z. Chen, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2020**, pp. 3.4.1–3.4.4.
- [159] Z. Sun, C.-S. Pang, P. Wu, T. Y. T. Hung, M.-Y. Li, S. L. Liew, C.-C. Cheng, H. Wang, H.-S. P. Wong, L.-J. Li, I. Radu, Z. Chen, J. Appenzeller, ACS Nano 2022, 16, 14942.

- [160] M.-Y. Li, C.-H. Hsu, S.-W. Shen, A.-S. Chou, Y. C. Lin, C.-P. Chuu, N. Yang, S.-A. Chou, L.-Y. Huang, C.-C. Cheng, W.-Y. Woon, S. Liao, C.-I. Wu, L.-J. Li, I. Radu, H.-S. P. Wong, H. Wang, in *IEEE Symp. on VLSI Technology and Circuits*, IEEE, Piscataway, NJ **2022**, pp. 290–291.
- [161] Y. Wang, G. Qiu, R. Wang, S. Huang, Q. Wang, Y. Liu, Y. Du, W. A. Goddard, M. J. Kim, X. Xu, P. D. Ye, W. Wu, *Nat. Electron.* **2018**, *1*, 228.
- [162] J. Li, X. Yang, Y. Liu, B. Huang, R. Wu, Z. Zhang, B. Zhao, H. Ma, W. Dang, Z. Wei, K. Wang, Z. Lin, X. Yan, M. Sun, B. Li, X. Pan, J. Luo, G. Zhang, Y. Liu, Y. Huang, X. Duan, X. Duan, *Nature* **2020**, *579*, 368.
- [163] M. Si, L. Yang, Y. Du, P. D. Ye, in *Device Research Conf.* IEEE, Piscataway, NJ 2017, pp. 1–2.
- [164] X. Li, Z. Yu, X. Xiong, T. Li, T. Gao, R. Wang, R. Huang, Y. Wu, Sci. Adv. 2019, 5, eaau3194.
- [165] L. M. Yang, G. Qiu, M. W. Si, A. R. Charnas, C. A. Milligan, D. Y. Zemlyanov, H. Zhou, Y. C. Du, Y. M. Lin, W. Tsai, Q. Paduano, M. Snure, P. D. Ye, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2016**, pp. 5.5.1–5.5.4.
- [166] K. Shinohara, D. Regan, A. Corrion, D. Brown, Y. Tang, J. Wong, G. Candia, A. Schmitz, H. Fung, S. Kim, M. Micovic, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2012**, pp. 27.2.1–27.2.4.
- [167] Y. Yonai, T. Kanazawa, S. Ikeda, Y. Miyamoto, in *IEEE Int. Electron Devices Meeting*, IEEE, Piscataway, NJ **2011**, pp. 13.3.1–13.3.4.
- [168] H.-B. Jo, J.-M. Baek, D.-Y. Yun, S.-W. Son, J.-H. Lee, T.-W. Kim, D.-H. Kim, T. Tsutsumi, H. Sugiyama, H. Matsuzaki, *IEEE Electron Device Lett.* 2018, *39*, 1640.



Adam Charnas received his Ph.D. degree in Electrical and Computer Engineering from Purdue University in 2022. There, his areas of research were 2D and amorphous oxide semiconductor devices. Dr. Charnas is currently a research engineer with the Air Force Research Lab, where his work is focused on wide bandgap power semiconductor devices.



**Zhuocheng Zhang** received a B.S. degree in Applied Physics from the University of Science and Technology of China, Hefei, China, in 2018. He is currently a Ph.D. student in the Elmore Family School of Electrical and Computer Engineering at Purdue University, West Lafayette, USA, where he serves as a graduate research assistant. His research mainly focuses on ultrathin film growth by atomic layer deposition, oxide semiconductor device fabrication, and characterization.







Zehao Lin received a B.S. degree in Material Science and Engineering from Fudan University, Shanghai, China, in 2019. He is currently a Ph.D. student in the Elmore Family School of Electrical and Computer Engineering at Purdue University, West Lafayette, USA, where he serves as a graduate research assistant. His research interests include semiconductor materials and devices, oxide semiconductors, ferroelectric memories, nanoscale devices, and atomic layer deposition.



**Dongqi Zheng** received his B.S. degree in Electronic Information Science and Technology from the University of Electronic Science and Technology of China, Chengdu, China, in 2018 and his Ph.D. degree in Electrical and Computer Engineering from Purdue University, West Lafayette, USA, in 2023. He is currently a TFT panel and circuit design engineer at Apple, California, USA. His research interests include semiconductor device physics and microfabrication, thin-film technology, VLSI circuit design, and EE system integration.



**Jie Zhang** is currently an assistant professor at Xiamen University (China). He obtained his Ph.D. (2022) in Electrical Engineering from the University of Delaware and worked as a postdoctoral researcher (2023) at Purdue University under the direction of Prof. Peide D. Ye. His research mainly focuses on high-performance metal oxide thin film transistors for emerging applications such as flexible electronics, portable electronics, and back-end-of-line (BEOL) transistors toward monolithic 3D integration.



**Mengwei Si** received his B.S. degree in Electronic Engineering from Shanghai Jiao Tong University, Shanghai, China, in 2012 and his Ph.D. degree in Electrical and Computer Engineering from Purdue University, West Lafayette, USA, in 2018. He was a postdoc with the Department of Electrical and Computer Engineering at Purdue University between 2018 and 2021. He is currently an associate professor with the Department of Electronic Engineering, Shanghai Jiao Tong University, Shanghai, China. His research interests include semiconductor materials and devices, oxide semiconductors, ferroelectric materials, nanoscale devices and technology, and atomic layer deposition.







**Peide Ye** is Richard J. and Mary Jo Schwartz professor at the School of Electrical and Computer Engineering, Purdue University. His research focuses on atomic layer deposition and its integration on various novel channel materials including III-V, Ge, 2D materials, and complex oxides. Prof. Ye received the 20111BM Faculty Award, Sigma Xi Award, and Arden Bement Jr. Award. He is an IEEE fellow and an APS fellow for his contributions to materials and device development for compound semiconductor MOSFETs. Prof. Ye is also recognized as a Highly Cited Researcher among 6000 worldwide in all fields.